#### Intel<sup>®</sup> Iris<sup>®</sup> X<sup>e</sup> MAX Graphics Open Source

#### **Programmer's Reference Manual**

#### For the 2020 Discrete GPU formerly named "DG1"

Volume 14: Workarounds

February 2021, Revision 1.0

#### **Notices and Disclaimers**

Intel technologies may require enabled hardware, software or service activation.

No product or component can be absolutely secure.

Code names are used by Intel to identify products, technologies, or services that are in development and not publicly available. These are not "commercial" names and not intended to function as trademarks

Customer is responsible for safety of the overall system, including compliance with applicable safetyrelated requirements or standards.

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.

The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein.

Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade.

Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined". Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design with this information.

© Intel Corporation. Intel, the Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. Other names and brands may be claimed as the property of others.

#### **Table of Contents**

#### Workarounds Overview

| impact               | lineage    | title                                                                                                                         | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                    |                         | S                              | ku_impact          |                                  |
|----------------------|------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------|--------------------|----------------------------------|
| data_corruption      | 2202389218 | Invalid occlusion query<br>results with "Pixel Shader<br>Does not write to RT" bit                                            | When Pixel Shader Kills Pixel is set, SW must<br>perform a dummy render target write from the<br>shader and not set this bit, so that Occlusion<br>Query is correct.                                                                                                                                                                                                                                                                                | <mark>sku</mark><br>ALL | stepping_impacted<br>a0        | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| data_corruption,hang | 1407528679 | while loop cases causing<br>issues in jeu fused mask                                                                          | Disable Structured Control Flow by setting<br>EnableVISAStructurizer.                                                                                                                                                                                                                                                                                                                                                                               | <mark>sku</mark><br>ALL | stepping_impacte<br>d<br>a0    | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| other                | 1604061319 | Command Streamer not<br>sending flush to VF and<br>SVG after Fence during<br>PipeControl sequence of<br>commands causing hang | In set shader mode 3DSTATE_CONSTANT_*<br>needs to be programmed before BTP_* At CS RTL<br>boundary, this is the order of commands 1.<br>Constant cycle on MCR 2. Fence command 3. BTP<br>on MCR At SVG RTL boundary, this is the order of<br>commands seen because of MCR delay 1. Fence<br>2. Constant Cycle on MCR 3. BTP on MCR At<br>fence, although fence is a non pipeline state, CS<br>is optimizing the flush and NOT sending the<br>flush. | sku<br>ALL              | stepping_impacted<br>a0        | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| hang                 | 1604402567 | VFURB dropping data in<br>some scenarios involving<br>256 bit element format                                                  | WA Name: WaNo256BitVFCompPacking<br>Component packing of vertex elements<br>associated with 256-bit surface formats is not<br>supported due to a HW bug. WA: All<br>components of vertex elements associated with<br>256-bit surface formats MUST be enabled.                                                                                                                                                                                       | <mark>sku</mark><br>ALL | stepping_impacted<br>a0        | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
|                      | 1406337848 | Atomic operation does<br>not work on compressed<br>data                                                                       | Software should ensure at the time of the Atomic operation the surface is resolved (uncompressed) state.                                                                                                                                                                                                                                                                                                                                            | <mark>sku</mark><br>ALL | stepping_impacted<br>a0        | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| data_corruption      | 1406798080 | MMIO remapping feature<br>in command streamer<br>MI_* register access<br>functions doesn't work<br>for certain offsets        | WA Name: SelectiveMMIORemapEnable "MMIO<br>Remap Enable" can be enabled only for the<br>"Register Offsets" mentioned in the "MMIO<br>remap table" of a given engine on which the MI<br>commands accessing the MMIO registers are<br>getting executed.                                                                                                                                                                                               | <mark>sku</mark><br>ALL | <b>stepping_impacted</b><br>a0 | stepping<br>_fixed | wa_status<br>driver_permanent_wa |

| impact | lineage    | title                                                                                                                                            | bspec_wa_details                                                                                                                                                                                                                                                                                                                                        |                         | S                       | ku_impact          |                                  |
|--------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|--------------------|----------------------------------|
| hang   | 1406689936 | POSH/PTBR workloads<br>can hang if varying tile<br>counts within a tile pass<br>and preemption happens                                           | WA Name: PoshPreemptionTilePassInfoCmd "Tile<br>Count" value programmed must be same in the<br>3DSTATE_PTBR_TILE_PASS_INFO command<br>programmed for "Start of Tile Pass" and "End of<br>Tile Pass".                                                                                                                                                    | <mark>sku</mark><br>ALL |                         | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| hang   | 1305657336 | OVR Issue where initialize<br>that follows the restart is<br>not deferred causing an<br>invalid page to be<br>allotted for storing the<br>tokens | OVR Issue if pocs_ovr_restart is asserted within<br>256 clks after the ctx restore is done. WA: The<br>WA could be to do a page pool size mmio write<br>with a value of 0 followed by 256 noops before<br>any page pool restart.                                                                                                                        | <mark>sku</mark><br>ALL | stepping_impacted<br>a0 | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| hang   | 1605787622 | DualContext : During CSB<br>update GAM will not<br>have dualcontext<br>information causing issue                                                 | Mode bits whenever RCU mode control reg<br>0x14800 is programmed. (same value of bit0 with                                                                                                                                                                                                                                                              | <mark>sku</mark><br>ALL | stepping_impacted<br>a0 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
|        | 2205427594 | Media compression issue:<br>Issue during Macroblock<br>processing during error<br>concealment can result in<br>page faults/engine soft<br>hang   | reference if POC is available to detect) from reference list if available to fill all unused                                                                                                                                                                                                                                                            | sku<br>ALL              | stepping_impacted<br>a0 | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| hang   | 1408224581 | Semi pipelined flush not<br>backpressuring when<br>stencil buffer state is<br>enabling thread dispatch<br>resulting in hang                      | Issue: Semi pipelined flush not backpressuring<br>when stencil buffer state is enabling thread<br>dispatch. Workaround: An additional pipe control<br>with post-sync = store dword operation would<br>be required.( w/a is to have an additional pipe<br>control after the stencil state whenever the<br>surface state bits of this state is changing). | <mark>sku</mark><br>ALL |                         | stepping_<br>fixed | wa_status<br>driver_permanent_wa |

| impact          | lineage    | title                                                                                                                                   | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                         | S                              | ku_impact          |                                  |
|-----------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------|--------------------|----------------------------------|
| power           | 1606766515 | RCU should ignore(reset)<br>Media Sampler DOP<br>status of engine which is<br>idle                                                      | In Dual Context Mode of operation, a context can<br>get executed on an engine and switch out with<br>Media Sampler DOP Clock Gate Disabled (can be<br>on Render Engine or Compute Engine). In such a<br>scenario the corresponding engine keeps the<br>Media Sampler DOP Clock Gate Disabled until<br>further a context gets submitted resetting the<br>state to Media Sampler DOP Clock Gate Enabled<br>or both the engines go Idle. This will lead to<br>ineffective DOP Clock Gate of Media Sampler.<br>This may happen under following circumstances:<br>• SW didn't submit the workload exercising<br>Media Sampler bracketed between<br>PIPELINE_SELECT with Media Sampler DOP Clock<br>Gate Disable and Enable respectively in a single<br>dispatch. SW may avoid the inefficient Media<br>Sampler DOP Clock Gate Enable by avoiding<br>above mentioned scenarios, i.e • Make workloads<br>accessing Media Sampler are bracketed between<br>PIPELINE_SELECT with Media Sampler DOP Clock<br>Gate Disable and Enable respectively in a single<br>dispatch. SW may avoid the inefficient Media | sku<br>ALL              | stepping_impacted<br>a0        | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| performance     | 1806565034 | Sampler cache can be<br>thrashed in certain cases<br>involving texture arrays<br>resulting in low<br>performance                        | WA: In Render Surface State, the SurfaceArray bit<br>should not be set unless the depth of the arrayed<br>surface is > 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <mark>sku</mark><br>ALL | <b>stepping_impacted</b><br>a0 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 1506855762 | OVR causes a Page fault<br>when running out of free<br>pages in PTBR PAGE<br>POOL                                                       | The driver has to map 1 page of dummy resource<br>to address PTBR_PAGE_POOL_BASE_ADDRESS +<br>(0xFFFF * 4KB).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <mark>sku</mark><br>ALL | stepping_impacted<br>a0        | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| other           | 1606931601 | GRF source swap feature<br>for SIMD16 with Src0<br>scalar and bundle conflict<br>between Src1/Src2 is<br>causing the GRF read<br>issue. | WA: Driver must set E4F4[14]=1 to disable early read/Src Swap.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <mark>sku</mark><br>ALL | stepping_impacted<br>a0        | stepping<br>_fixed | wa_status<br>driver_permanent_wa |

| impact                       | lineage    | title                                                                                                               | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                         | S                              | ku_impact          |                                  |
|------------------------------|------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------|--------------------|----------------------------------|
|                              | 1408981979 | Default BCredits on<br>MBUS insufficient to<br>meet required display<br>bandwidth                                   | Issue: Default BCredits on MBUS insufficient to<br>meet required display bandwidth WA: Display<br>MBUS_DBOX_CTL* registers should be<br>programmed with BCredit value of 12 ( e.g.<br>7003C[12:8] = 0xC). Note that there are multiple<br>instances of this register, one for each display<br>pipe (A, B, C, D) All instances should be<br>programmed to the same value.                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <mark>sku</mark><br>ALL | stepping_impacted<br>a0        | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| hang                         | 1408979724 | Coarse Pixel Shading -<br>hang can occur in color<br>pipe if CPS Aware color<br>pipe optimization is<br>enabled     | Disable CPS Aware color pipe by setting MMIO<br>register 0x07304 Bit[9] to 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <mark>sku</mark><br>ALL | <b>stepping_impacted</b><br>a0 | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| data_corruption,perform ance | 1409044764 | Revert DAPRSS Blend<br>Opt RTL                                                                                      | Disable Float Blend Opt Strict Mode by always setting MMIO register 0x07304 Bit[12] to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <mark>sku</mark><br>ALL | stepping_impacted              | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
|                              | 1409077218 | LACE histograms don't<br>properly get cleared due<br>to timing issue related to<br>vblank vs pipe enable<br>signals | To mitigate this issue, essentially, we need to<br>keep the LACE gated clock toggling during<br>vblank_rise edge. In order to do this, we could<br>use one of the three options 1. we could move<br>the LACE function disable to after the poll on<br>TRANS_CONF_A to wait till the pipe transcoder is<br>OFF. this way we will still have clocks toggling<br>during vblank_rise and clear the<br>frame_histograms_done flag. 2. The other<br>options is during the modeset disable sequence,<br>we could not disable LACE function and keep it<br>asserted so that the LACE gated clocks continue<br>to toggle. However, this works only if LACE is<br>expected to be enabled back during the re-<br>enable sequence. 3. set clock DCPR gating<br>disable during the modeset disable sequence<br>and re-enable them after-wards. | sku<br>ALL              | stepping_impacted<br>a0        | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| performance                  | 1409142259 | Coarse Pixel Shading -<br>perf issue with floating<br>point render targets if<br>CPS Aware color pipe               | Disable CPS Aware color pipe by setting MMIO register. 0x07304 Bit[9] to 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <mark>sku</mark><br>ALL | <b>stepping_impacted</b><br>a0 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |

| impact                          | lineage                            | title                                                                                       | bspec_wa_details                                                                                                                                     |     | s                 | ku_impact           |                     |
|---------------------------------|------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|---------------------|---------------------|
|                                 |                                    | optimization is enabled                                                                     |                                                                                                                                                      |     |                   |                     |                     |
| data_corruption                 | 1409178076                         |                                                                                             | Disable CPS Aware color pipe by setting MMIO register. 0x07304 Bit[9] to 1                                                                           | sku | stepping_impacted | stepping<br>_fixed  | wa_status           |
|                                 |                                    | R11G11B10_FLOAT<br>render target if CPS<br>Aware color pipe<br>optimization is enabled      |                                                                                                                                                      |     | aO                |                     | driver_permanent_wa |
| data_corruption 1409207793      | 1409207793                         | data corruption can<br>occur if CPS Aware color<br>pipe performance<br>optimization enabled | Disable CPS Aware color pipe by setting MMIO register. 0x07304 Bit[9] to 1                                                                           | sku | 11 5- 1           | stepping<br>_fixed  | wa_status           |
|                                 |                                    |                                                                                             |                                                                                                                                                      |     | a0                |                     | driver_permanent_wa |
| data_corruption,hang 1409217633 | 1409217633                         | 9217633 Coarse Pixel Shading -<br>hang or data corruption<br>can occur with 16X MSAA        | Disable CPS Aware color pipe by setting MMIO register. 0x07304 Bit[9] to 1                                                                           |     |                   | stepping<br>_fixed  | wa_status           |
|                                 |                                    | if CPS aware color pipe<br>optimization is enabled                                          |                                                                                                                                                      | ALL | a0                |                     | driver_permanent_wa |
| data_corruption                 | 1409120013                         | Underrun when FBC is<br>compressing with odd<br>plane size and first                        | FBC causes screen corruption when plane size is odd for vertical and horizontal. Set 0x43224 bit 14 to 1 before enabling FBC. It is okay to leave it | sku | 11 5- 1           | stepping<br>_fixed  | wa_status           |
|                                 |                                    | segment is only 3 lines                                                                     | set when FBC is disabled.                                                                                                                            | ALL | aO                |                     | driver_permanent_wa |
| data_corruption                 | 1409252684                         |                                                                                             | Disable CPS Aware color pipe by setting MMIO register. 0x07304 Bit[9] to 1                                                                           |     | stepping_impacted | stepping<br>_fixed  | wa_status           |
|                                 |                                    | dropping CP Subspan<br>with Alpha2Coverage if                                               |                                                                                                                                                      | ALL | aO                |                     | driver_permanent_wa |
|                                 |                                    | CPS aware color pipe<br>optimization is enabled                                             |                                                                                                                                                      |     |                   |                     |                     |
|                                 | 1409210145                         | DPT isn't sending VRR<br>enable indication to dcpr                                          | Issue: DPT (transcoder unit) isn't sending VRR<br>enable indication to dcpr (clocks and reset unit)                                                  | sku | stepping_impacted | stepping<br>_fixed  | wa_status           |
|                                 |                                    | while in Push VRR mode                                                                      | while in Push VRR mode (the primary VRR mode).<br>WA: DPT should send VRR enable indicator to<br>DCPR even while Push mode is enabled.               |     | a0                |                     | driver_permanent_wa |
|                                 | 1409028688                         | VP9 VDEnc encode:<br>segmentation within                                                    | Program same stream-in segmentation id for all four 32x32 blocks of SB64.                                                                            | sku | stepping_impacted | stepping<br>_fixed  | wa_status           |
|                                 | 64x64 block picks wrong segment id |                                                                                             |                                                                                                                                                      | a0  |                   | driver_permanent_wa |                     |

| impact          | lineage    | title                                                                                                                                | bspec_wa_details                                                                                                                                                                                                                                                                                                               |                         | 5                       | sku_impact         |                                  |
|-----------------|------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|--------------------|----------------------------------|
| other           | 1409364714 | RCS/POCS/CCS/BCS:<br>Reserved fields in<br>"Instdone" Registers are<br>tied to "0" instead of "1"                                    | Software must ignore the Reserved Fields in the INSTDONE register.                                                                                                                                                                                                                                                             | <mark>sku</mark><br>ALL | <b>J</b>                | stepping_<br>fixed | wa_status                        |
| data_corruption | 1409392000 | Data Corruption with<br>Coarse Pixel Shading +<br>Dual Source Blend + Dual<br>SIMD8 pixel shader<br>dispatch                         | CPS cannot be enabled alongside Dual SIMD8<br>Dispatch and Dual Source Blend                                                                                                                                                                                                                                                   | <mark>sku</mark><br>ALL | 11 3- 1                 | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 2201730850 | Spec clarification: Z Clear<br>Color Location                                                                                        | There was a hole in the definition for Clear value<br>for the case of D24X8 depth surfaces. Added a<br>programming note in RENDER_SURFACE_STATE<br>as well as in Clear Color section describing the<br>need to write the converted value to the lower<br>16B. Also, this programming note is removed by<br>HW Managed Z Clear. | sku<br>ALL              |                         | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| hang            | 1408615072 | clk gating bug in VS unit<br>can cause UAV counters<br>for HS, GS, TDS to result<br>in hang                                          | Disable the vsunit clock gating. Offset 9434 bit 3                                                                                                                                                                                                                                                                             | <mark>sku</mark><br>ALL | stepping_impacted       | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| hang            | 1606932921 | RCS is not waking up<br>fixed function clock when<br>specific 3d related bits<br>are programmed in<br>pipecontrol in compute<br>mode | SW WA to program PIPE_CONTROI with RT Flush<br>and CS Stall prior to PIPE_SELECT to Compute.<br>This will be revisited while implementing dove<br>tailing to wake FFDOP and issue flush to both 3D<br>and compute Pipe                                                                                                         | <mark>sku</mark><br>ALL | stepping_impacted<br>a0 | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 1607304331 | DS GS checker mismatch<br>on UAV increment<br>marker                                                                                 | Workaround is to put a flush in before the TDS<br>UAV coherent primitive if ps is the shader the tds<br>uav is coherent with.                                                                                                                                                                                                  | <mark>sku</mark><br>ALL |                         | stepping<br>_fixed | wa_status<br>driver_permanent_wa |

| impact               | lineage    | title                                                                                                                               | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         | S                              | ku_impact          |                                  |
|----------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------|--------------------|----------------------------------|
| other                | 1207137018 | 3D Tiled-YF surface<br>corruption in MIP tail<br>LODs because of X-<br>adjacent RCC cacheline<br>composition                        | WaSetMipTailStartLODLargertoSurfaceLOD RCC<br>cacheline is composed of X-adjacent 64B<br>fragments instead of memory adjacent. This<br>causes a single 128B cacheline to straddle<br>multiple LODs inside the TYF MIPtail for 3D<br>surfaces (beyond a certain slot number), leading<br>to corruption when CCS is enabled for these<br>LODs and RT is later bound as texture. WA: If<br>RENDER_SURFACE_STATE.Surface Type = 3D and<br>RENDER_SURFACE_STATE.Auxiliary Surface Mode<br>!= AUX_NONE and<br>RENDER_SURFACE_STATE.Tiled ResourceMode is<br>TYF or TYS, Set the value of<br>RENDER_SURFACE_STATE.Mip Tail Start LOD to a<br>mip that larger than those present in the surface<br>(i.e. 15) | sku<br>ALL              | stepping_impacted<br>a0        | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| data_corruption      | 1409342910 | [DX12]<br>WGF11RenderTargets<br>failure                                                                                             | Driver should always program Color Clamp<br>Range Based on Table in Pre-Blend Color<br>Clamping.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <mark>sku</mark><br>ALL |                                | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| hang                 | 1409600907 | PipeControl with Depth<br>Flush enable can result in<br>hang                                                                        | "PIPE_CONTROL with Depth stall Enable bit must<br>be set with any PIPE_CONTROL with Depth Flush<br>Enable bit set "                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <mark>sku</mark><br>ALL | stepping_impacted              | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| data_corruption      | 1409689360 | Corruption with FBC and plane enable/disable                                                                                        | Corruption with FBC around plane 1A enabling.<br>In the Frame Buffer Compression programming<br>sequence "Display Plane Enabling with FBC" add<br>a wait for vblank between plane enabling step 1<br>and FBC enabling step 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <mark>sku</mark><br>ALL | <b>stepping_impacted</b><br>a0 | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| data_corruption,hang | 1607854226 | Certain Non-Pipelined<br>State commands on RCS<br>should work in PipeSelect<br>compute, but don't<br>because of FFDOP clk<br>gating | Listed commands below are the non-pipeline<br>state commands that may get programmed<br>when PIPELINE_SELECT is set to Media/GPGPU in<br>RenderCS. Due to known HW issue when these<br>commands are executed in Media/GPGPU mode<br>of operation, the new state may not get latched<br>by the destination unit and stale value will<br>prevail. In order to WA this issue SW must<br>temporarily change the PIPELINE_SELECT mode                                                                                                                                                                                                                                                                     | <mark>sku</mark><br>ALL | stepping_impacted<br>a0        | stepping<br>_fixed | wa_status<br>driver_permanent_wa |

| impact | lineage    | title                                                                                                         | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 5                         | sku_impact                                                                  |
|--------|------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------------------------------------------------------------------------|
|        |            |                                                                                                               | to 3D prior to programming of these command<br>and following that shift it back to the original<br>mode of operation to Media/GPGPU. Since all<br>the listed commands are non-pipelined and<br>hence flush caused due to pipeline mode change<br>must not cause performance issues. •<br>STATE_BASE_ADDRESS •<br>STATE_COMPUTE_MODE •<br>3DSTATE_BINDING_TABLE_POOL_ALLOC<br>Example: Programming with No WA.<br>PIPELINE_SELECT - GPGPU MEDIA_VFE_STATE<br>MEDIA_INTERFACE_DESCRIPTOR_LOAD<br>GPGPU_WALKER<br>3DSTATE_BINDING_TABLE_POOL_ALLOC<br>MEDIA_INTERFACE_DESCRIPTOR_LOAD<br>GPGPU_WALKER<br>MEDIA_INTERFACE_DESCRIPTOR_LOAD<br>GPGPU_WALKER Programming with WA.<br>PIPELINE_SELECT - GPGPU MEDIA_VFE_STATE<br>MEDIA_INTERFACE_DESCRIPTOR_LOAD<br>GPGPU_WALKER Programming with WA.<br>PIPELINE_SELECT - GPGPU MEDIA_VFE_STATE<br>MEDIA_INTERFACE_DESCRIPTOR_LOAD<br>GPGPU_WALKER PIPELINE_SELECT - 3D<br>3DSTATE_BINDING_TABLE_POOL_ALLOC<br>PIPELINE_SELECT - GPGPU MEDIA_VFE_STATE<br>MEDIA_INTERFACE_DESCRIPTOR_LOAD<br>GPGPU_WALKER PIPELINE_SELECT - 3D<br>3DSTATE_BINDING_TABLE_POOL_ALLOC<br>PIPELINE_SELECT - GPGPU MEDIA_VFE_STATE<br>MEDIA_INTERFACE_DESCRIPTOR_LOAD<br>GPGPU_WALKER PIPELINE_SELECT - 3D<br>3DSTATE_BINDING_TABLE_POOL_ALLOC |                           |                                                                             |
|        | 1507384622 | Depth stats (occlusion<br>query) gives wrong<br>results when using<br>Render Target<br>Independent            | When 3DSTATE_RASTER::ForcedSampleCount !=<br>NUMRASTSAMPLES_0, SW should program a<br>dummy pixel shader in case occlusion query is<br>required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | skustepping_impactedALLb0 | stepping     wa_status       _fixed     wa_status       driver_permanent_wa |
|        |            | Rasterization<br>(STATE_RASTER::ForcedSa<br>mpleCount !=<br>NUMRASTSAMPLES_0)<br>and no pixel shader<br>bound |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                           |                                                                             |
|        | 2205427594 | Media compression issue:<br>Issue during Macroblock<br>processing during error                                | Use the first valid reference (or the closest<br>reference if POC is available to detect) from<br>reference list if available to fill all unused                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | sku stepping_impacted     | stepping_<br>fixed wa_status                                                |

| impact                | lineage     | title                                                                                                                                                                                                                | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                          |                         | s                 | ku_impact          |                                  |
|-----------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------|--------------------|----------------------------------|
|                       |             | concealment can result in<br>page faults/engine soft<br>hang                                                                                                                                                         | reference frame address regardless coding type<br>(I, P or B) to prevent potential page fault. If valid<br>reference is not available from reference list, use<br>decode output surface for dummy reference if<br>MMCD is disabled, otherwise make an<br>intermediate allocation as dummy reference.<br>Correspondent reference index needs to be<br>programmed as frame. | ALL                     | a0                |                    | driver_permanent_wa              |
|                       | 1809012548  | MPEG2 & AVC Encode:<br>As part of encode<br>operation,<br>CONDITIONAL_BATCH_B                                                                                                                                        | Software must ensure the "Compare Address"<br>programmed in<br>MI_CONDITIONAL_BATCH_BUFFER_END<br>command for the Compare Data Qword in                                                                                                                                                                                                                                   | <mark>sku</mark><br>ALL | 11 5- 1           | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
|                       |             | UFFER_END command<br>fetches Compare data<br>(related to Panic<br>mode/QP) and pushes to<br>hw engine for<br>subsequent frame; sends<br>wrong data if the<br>comparison data was in<br>upper 4 QWORD of<br>cacheline | memory is always within the first 256b of a<br>cacheline (i.e address bit[5] must be '0').<br>MI_STORE_REGISTER_MEM have the<br>same address condition for register image status<br>mask ( 08b4 )and image status data(08b8) so that<br>the mem write is always within the first 256b of a<br>cacheline                                                                   |                         |                   |                    |                                  |
| data_corruption,other | 1409347922  | Color pipe incorrectly<br>counts unlit pixels in<br>some cases when Coarse                                                                                                                                           | Disable CPS Aware color pipe by setting MMIO<br>register. 0x07304 Bit[9] to 1                                                                                                                                                                                                                                                                                             |                         | stepping_impacted | stepping_<br>fixed | wa_status                        |
|                       |             | Pixel Shading is used<br>with CPS aware color<br>pipe optimization<br>enabled                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                           |                         | av                |                    | driver_permanent_wa              |
| hang                  | 1607934025  | Hang if using VEBox for<br>GEC+3DLut and                                                                                                                                                                             | The issue is seen when GEC+3dlut in VEBOX are used, for HDR Tone mapping, along with SFC for scaling operation. Software can revert back to the                                                                                                                                                                                                                           | sku                     |                   | stepping_<br>fixed | wa_status                        |
|                       |             | concurrent SFC scaling                                                                                                                                                                                               | legacy behavior where used AVS for scaling operation post HDR TM in VEBOX.                                                                                                                                                                                                                                                                                                | ALL                     | a0                |                    | driver_permanent_wa              |
|                       | 14010480278 | DARBFunit early clock<br>gating leading to<br>underrun                                                                                                                                                               | Disable clock gating for DARBFunit. Set register<br>offset 0x46530 bit 27 (DARBF Gating Dis) to 1<br>before first enabling display planes or cursors                                                                                                                                                                                                                      | sku                     | stepping_impacted | stepping<br>_fixed | wa_status                        |
|                       |             |                                                                                                                                                                                                                      | and keep set. No need to clear after disabling                                                                                                                                                                                                                                                                                                                            | ALL                     | a0                |                    | driver_permanent_wa              |

| impact      | lineage                                                   | title                                              | bspec_wa_details                                                                                                                                                                                                                                                             |     | S                 | ku_impact          |                     |
|-------------|-----------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|--------------------|---------------------|
|             |                                                           |                                                    | planes                                                                                                                                                                                                                                                                       |     |                   |                    |                     |
| security    | 14010017096                                               | [SECURITY] Accumulator<br>is not currently cleared | Clear ACC register before EOT send mov(16)<br>acc0.0:f 0x0:f                                                                                                                                                                                                                 | sku | stepping_impacted | stepping<br>_fixed | wa_status           |
|             | with GRF clear exposing<br>its content to new<br>context. |                                                    |                                                                                                                                                                                                                                                                              | ALL | a0                |                    | driver_permanent_wa |
|             |                                                           |                                                    |                                                                                                                                                                                                                                                                              |     |                   |                    |                     |
| other       | 1608008084                                                | Register reads to 0x6604                           | SW is required to only write 0x6604 as the read                                                                                                                                                                                                                              |     |                   | stepping           |                     |
|             |                                                           |                                                    | will not return the correct value if doing a read-<br>modify-write. The default value for this register is<br>zero for all fields and there are no bit masks.<br>Updating this register requires SW to know the<br>previous written value to retain previous<br>programming. | sku | stepping_impacted | _fixed             | wa_status           |
|             |                                                           |                                                    |                                                                                                                                                                                                                                                                              | ALL | aO                |                    | driver_permanent_wa |
|             |                                                           |                                                    |                                                                                                                                                                                                                                                                              |     |                   |                    |                     |
| performance | 1607983814                                                | LNCF MOCS settings are<br>cleared on soft reset of | Upon render reset, the driver needs to reprogram LNCFCMOCS0 to LNCFCMOCS31.                                                                                                                                                                                                  | sku | stepping_impacted | stepping_<br>fixed | wa_status           |
|             |                                                           | RCS/POCS/CCS                                       |                                                                                                                                                                                                                                                                              | ALL | a0                |                    | driver_permanent_wa |

| impact         | lineage               | title                                                                                          | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            | s                 | ku_impact          |                                  |
|----------------|-----------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|--------------------|----------------------------------|
| impact<br>hang | lineage<br>1306835611 | title<br>Resubmission of<br>preempted POSH/PTBR<br>workload can hang on<br>Tile_Select command | bspec_wa_details<br>Workaround for PTBR Workloads: On RenderCS<br>in "Tile Based Rendering Mode" (TileCount > 0)<br>of operation, preemption on 3DPRIMITVE<br>command must be disabled with in a "Tile Pass".<br>A "Tile Pass" is defined by "Start of Tile Pass" and<br>"End of Tile Pass" programmed by<br>3DSTATE_PTBR_TILE_PASS_INFO command. This<br>must be done by setting the "Disable Preemption<br>on 3DPRIMTIVE Command" attribute in register<br>bit[10] following a "Start of Tile Pass" command<br>and must be reset following "End of Tile Pass"<br>command. Preemption opportunity on tile<br>boundaries within a "Tile Pass" must be explicitly<br>provided by programming of MI_ARB_CHECK<br>command prior to programming of a | sku<br>ALL | stepping_impacted | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
|                |                       |                                                                                                | boundaries within a "Tile Pass" must be explicitly<br>provided by programming of MI_ARB_CHECK<br>command prior to programming of a<br>3DSTATE_PTBR_TILE_SELECT command.<br>Workaround for POSH Workloads: On RenderCS<br>in "POSH Mode" (TileCount = 0) of operation,<br>preemption on last two 3DPRIMITVE in<br>submitted work load command must be disabled<br>by adding two extra dummy 3DPRIMITVE<br>command at the end of the workload with<br>associated 3DSTATE_CLIP command such that<br>these dummy 3DPRIMITVE command always<br>generate CULL token from OVR to render<br>command streamer and these are bracketed                                                                                                                     |            |                   |                    |                                  |
|                |                       |                                                                                                | around disabling the pre-emption on 3Dprimitive<br>with Reg 0x2580[10] programmed. 3DSTATE_CLIP<br>should be programmed with DW2 field ClipMode<br>as 0x3 to indicate REJECT_ALL and dummy<br>3DPRIMITIVE are programmed with<br>PrimitiveTopologyType as 3DPRIMITIVE_TRILIST<br>so that OVR generated visibility token for this<br>type of workload.                                                                                                                                                                                                                                                                                                                                                                                            |            |                   |                    |                                  |

| impact                    | lineage                      | title                                                                                                       | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |            | S                 | ku_impact |                                  |
|---------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|-----------|----------------------------------|
| impact<br>data_corruption | lineage           1808850743 | title<br>EU: goto instruction with<br>uniform predicate in CS<br>SIMD32 kernel does not<br>work as expected | <b>bspec_wa_details</b><br>ITo workaround this, a kernel change is proposed. Since<br>hardware is able to turn off channels at goto but<br>unable to change fuse mask correctly, combine the<br>channel enable register with dispatch mask and use it<br>to predicate NoMask instructions. Kernel with<br>workaround looks like below. To ensure the predicate<br>mask has all channels enabled, we can specify the 'any'<br>modifier with the size of the JEU instruction execution<br>size. (W) mov(1) r107.0:uw sr0.4:uw //load the dispatch<br>mask into a temp register. (~f0.0) goto (16 M0)<br>ELSE_UNSTRUCT ELSE_UNSTRUCT or (16 M0)<br>r21.0<1>:uw r21.0<1;1,0>:uw 0x8:uw (W) and(1)<br>f0.0:uw ce0.0:uw r107:uw //and the ce mask and<br>dispatch mask loaded into r107. (W&f0.0.any16h) add<br>(16 M0) r23.0<1>:uw r23.0<1;1,0>:uw 0x0001:uw<br>//predicate the NoMask instruction. 'any' modifier with<br>16h specified because JEU execution size is 16. goto<br>(16 M0) ELSE_UNSTRUCT END_IF_UNSTRUCT or<br>[LSE_UNSTRUCT: join (16 M0) END_IF_UNSTRUCT or<br>(16 M0) r21.0<1>:uw r21.0<1;1,0>:uw 0x10:uw (W) | sku<br>ALL | stepping_impacted | ku_impact | wa_status<br>driver_permanent_wa |
|                           |                              |                                                                                                             | and(1) f0.0:uw ce0.0:uw r107:uw //and the ce mask and<br>dispatch mask again, before every NoMask instruction.<br>If channel enables haven't changed, then once before<br>the first NoMask instruction. (W&f0.0.any16h) add<br>(16 M0) r23.0<1>:uw r23.0<1;1,0>:uw 0x0100:uw<br>//predicate the NoMask instruction.<br>END_IF_UNSTRUCT: join (16 M0)<br>POST_END_IF_UNSTRUCT POST_END_IF_UNSTRUCT:<br>This workaround is needed for all NoMask instructions<br>inside branching instruction blocks where EUs can<br>diverge. Exceptions: if the NoMask instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |            |                   |           |                                  |
|                           |                              |                                                                                                             | execution size is greater than the JEU block executions<br>size like below, an additional instruction is required to<br>ensure flag is written for the upper channels to use. The<br>'any modifier will not be required in this case.' //JEU<br>block execution size of 16 nop //do    (W) and(1)<br>f0.0:uw ce0.0:uw r107:uw (W) and(32) (ne)f0.0 f0.0:uw<br>0xffff:uw //execution size same as NoMask instruction<br>size. Immediate value as wide as the jeu block<br>execution size. (W&f0.0) add(32)   While(16)<br>//JEU block execution size of 4 nop //do    (W)<br>and(1) f0.0:uw ce0.0:uw r107:uw (W) and(16)<br>(ne)f0.0 f0.0:uw 0xf:uw //execution size same as                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            |                   |           |                                  |
| 12                        |                              |                                                                                                             | NoMask instruction execution size which is 16.<br>Immediate value as wide as jeu block execution<br>size which is 4. (W&f0.0) add(16) (f1.0)<br>while(4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |            | Doc Re            | f # IHD-0 | S-DG1-Vol 14-2.21                |

| impact          | lineage     | title                                                                                                                   | bspec_wa_details                                                                                                                                                                                  |                         | s                 | ku_impact          |                                  |
|-----------------|-------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------|--------------------|----------------------------------|
| hang            | 14010477008 | Display fetch path enters<br>unrecoverable hang from<br>corrupted media<br>compression control<br>codes                 | Media compression (AKA End2End compression)<br>must be disabled for displayable media surfaces.<br>Do not enable Media Decompression in the<br>display plane control registers.                   | <mark>sku</mark><br>ALL |                   | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 14010595310 | A64 scatter messages<br>incorrectly dispatched to<br>same address if<br>Addr[47:32] differ in a<br>msg among simd lanes | IGC W/A is to avoid such A64 scatter messages<br>by adding a loop around each A64 vector<br>load/store so that on each iteration only lanes<br>with identical high 32-bit addresses will execute. | <mark>sku</mark><br>ALL | <b>J</b>          | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 14010443199 | [DAPRSS] Color:<br>DaprSsDaprSc.ss_phase0.<br>cpq_mask.sample_mask<br>Mismatch                                          | Disable CPS Aware color pipe by setting MMIO register. 0x07304 Bit[9] to 1                                                                                                                        | <mark>sku</mark><br>ALL | 11 5= 1           | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 14010698770 | [DAPRSS] DAPRSS<br>Sending Blend CData<br>Encoding For Fill CPQ                                                         | Disable CPS Aware color pipe by setting MMIO register. 0x07304 Bit[9] to 1                                                                                                                        | <mark>sku</mark><br>ALL | stepping_impacted | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| other           | 14010755945 | PSDunit is dropping MSB<br>of the blend state pointer<br>from SD FIFO                                                   | Limit the Blend State Pointer to < 2G                                                                                                                                                             | <mark>sku</mark><br>ALL | stepping_impacted | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
|                 | 22010178259 | AUTOCLONE: BW Buddy<br>CTL Register has<br>incorrect default value<br>for TLB Request timeout                           | Program BW_BUDDY_CTL0 and BW_BUDDY_CTL1<br>"TLB Request Timer" field to 8h.                                                                                                                       | <mark>sku</mark><br>ALL | stepping_impacted | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 1607794140  | [3D-WHCK]<br>wgf11resourceaccess<br>workload fail                                                                       | Before fast clearing any resource, SW must<br>partially resolve the resource i.e. corresponding<br>CCS for the resource MUST NOT be in CLEAR<br>state                                             | <mark>sku</mark><br>ALL | stepping_impacted | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 14010818508 | [DAPRSS] Data<br>Corruption on<br>R10G10B10_FLOAT_A2_U<br>NORM After Blend2Fill                                         | See the Errata on Pre-Blend Color Clamping                                                                                                                                                        | <mark>sku</mark><br>ALL | stepping_impacted | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 14010915640 | [DAPRSS] Repcol with<br>R10G10B10_FLOAT_A2_U<br>NORM Not Properly                                                       | De-feature Repcol Messages                                                                                                                                                                        | sku                     | stepping_impacted | stepping<br>_fixed | wa_status                        |

| impact          | lineage     | title                                                                                       | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                         | s                       | ku_impact          |                                  |
|-----------------|-------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|--------------------|----------------------------------|
|                 |             | Down-converted                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ALL                     | a0                      |                    | driver_permanent_wa              |
|                 | 1409820462  | AV1 ALN LR temp flops<br>need to be reloaded at<br>top of new tile                          | AV1 decoder will put all the tiles programming<br>into single batch buffer (frame based) [instead of<br>1 tile per batch buffer]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <mark>sku</mark><br>ALL |                         | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
|                 | 14010942852 | Audio 8K1port - For<br>certain VDSC bpp<br>settings, hblank asserts<br>before hblank_early, | WA details can be found at: Display Engine ><br>North Display Engine Registers > Audio > Audio<br>Programming Sequence under "Audio Hblank<br>Early Sequence"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <mark>sku</mark><br>ALL | stepping_impacted<br>a0 | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
|                 |             | leading to a bad audio<br>state                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                         |                         |                    |                                  |
| data_corruption | 1607871015  | [AMFS] SW Workarounds<br>for AMFS flush                                                     | 1.A pipe control flush with "AMFS flush Enable"<br>set and "DC flush enable set" must be sent down                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | sku                     | stepping_impacted       | stepping_<br>fixed | wa_status                        |
|                 |             |                                                                                             | the pipe before a context switch, when compute shaders do evaluate. 2. if compute shader does                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ALL                     | b0                      |                    | driver_permanent_wa              |
|                 |             |                                                                                             | evaluates, and SW needs to flush the AMFS pipe,<br>it has to first send a pipecontrol flush to the<br>compute pipe and then switch to 3D pipe before<br>sending a pipecontrol with "Command Streamer<br>Stall Enable", AMFS flush Enable, and DC flush<br>enable set on it 3. If compute shaders do<br>evaluate, disable premption, until AMFS data is<br>flushed out of all the caches. 4. All shaders that<br>perform evaluates must send a Cache Flush<br>message to the sampler with a non-zero read-<br>length after all evaluates are issued and before<br>End-Of-Thread 5. Compute shaders run on a CCS<br>context must not issue AMFS evaluates. All AMFS<br>evaluates must run in an RCS context |                         |                         |                    |                                  |
| hang            | 1607956946  | Handle block deref size is<br>part of 3dstate_sf & is<br>non-privileged register            | on every 3dstate_SF programming (driver would have to reprogram this field with all the rest of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <mark>sku</mark><br>ALL | stepping_impacted       | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
|                 |             | bit                                                                                         | the fields disabled prior to 3DPRIMITIVE command. ) SF Body: [bits 30:29]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                         | 40                      |                    | anver_permanent_wa               |

| impact          | lineage     | title                                                                                                                                                                        | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                         | S                       | ku_impact          |                                  |
|-----------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|--------------------|----------------------------------|
| other           | 1808692196  | Read/write access to<br>OAG registers blocked<br>for non-priv batch<br>buffers from<br>RCS/POCS/CCS; required<br>for certain performance<br>instrumentation cases to<br>work | WA: READ/WRITE ACCESS to OAG Registers 1.<br>Software must use the Force_To_Non_Priv<br>registers to enable Read/WRITE access to the<br>below register offsets RCS: 0xD920 - 0xD93F and<br>0xDA10 - 0xDA27 (2 ranges) POCS: 0xD920 -<br>0xD93F and 0xDA10 - 0xDA27 (2 ranges) CCS:<br>0xD920 - 0xD93F and 0xDA10 - 0xDA27 (2<br>ranges)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | sku<br>ALL              | stepping_impacted<br>a0 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| hang            | 14010222001 | SW WA for<br>SFC+HEVC+VP9 :<br>Dummy VDCTRL<br>insertion to support b2b<br>DV                                                                                                | VD(HEVC/VP9)-SFC mode (both single and<br>scalability): In case of HEVC/VP9 with SFC<br>enabled, insert 2 dummy VD_CONTROL_STATE<br>packets with data=0 after every HCP_SFC_LOCK<br>VD(HEVC/VP9) scalability mode, insert 2 dummy<br>VD_CONTROL_STATE packets with data=0 before<br>every HCP_TILE_CODING_DW1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <mark>sku</mark><br>ALL | stepping_impacted<br>a0 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 16010904313 | *CS: sometimes ctx time<br>stamp register doesn't<br>get restored to value<br>from the engine context<br>image on context switch                                             | The below workaround must be used to<br>overcome the ctx timestamp issue 1. For<br>BCS/VCS/VECS: In the Per-Context WABB<br>(workaround batch buffer) Software must<br>program 3 back to back LRM<br>(MI_LOAD_REGISTER_MEM) commands with - For<br>RCS/CCS In the Indirect Context Pointer,<br>Software must program 3 back to back LRM<br>(MI_LOAD_REGISTER_MEM) commands with<br>Dw0[19] = 1, Register Address =<br>CTX_TIMESTAMP and Memory Address = LRCA +<br>108Ch. 2. The first two MI_LOAD_REGISTER_MEM<br>commands must have Dw0 bit 21 = 1 3. The third<br>MI_LOAD_REGISTER_MEM command must have<br>Dw0 bit 21 = 0 4. All three commands must have<br>"Add CS MMIO Start Offset" Dw0[19] = 1 to<br>enable auto addition of CS MMIO Start Offset.<br>For Example in case of RCS, if LRCA for a given<br>context is DEADh the below commands must be<br>programmed in the per-context workaround<br>batch buffer. 1. MI_LOAD_REGISTER_MEM (<br>dw0[19] = 1, dw0[21]= 1, REGISTER_ADDR =<br>3a8h, Memory Address = DEADh + 108Ch 2. | sku<br>ALL              | stepping_impacted<br>b0 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |

| impact          | lineage     | title                                                                                                                                                                                                  | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                         | s                              | ku_impact          |                                  |
|-----------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------|--------------------|----------------------------------|
|                 |             |                                                                                                                                                                                                        | MI_LOAD_REGISTER_MEM ( dw0[19] = 1,<br>dw0[21]= 1, REGISTER ADDR = 3a8h, Memory<br>Address = DEADh + 108Ch 3.<br>MI_LOAD_REGISTER_MEM ( dw0[19] = 1,<br>dw0[21]= 0, REGISTER ADDR = 3a8h, Memory<br>Address = DEADh + 108Ch                                                                                                                                                                                                                                                    |                         |                                |                    |                                  |
|                 | 14011264657 | dupunit not generating<br>line_pop indication for<br>plane with minimum size                                                                                                                           | WA: Plane horizontal minimum size in<br>PLANE_SIZE register need to be increased<br>according to the following: 8bpp: 18 16bpp: 10<br>32bpp,yuv212,yuv216: 6 64bpp: 4 NV12: 20<br>P010,P012,P016: 12                                                                                                                                                                                                                                                                           | <mark>sku</mark><br>ALL | 11 5- 1                        | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 1607880884  | LRR Cmd addr 2360 not<br>correctly remapped                                                                                                                                                            | Software must use only MI_LOAD_REGISTER_IMM<br>to program 0x2360 register                                                                                                                                                                                                                                                                                                                                                                                                      | <mark>sku</mark><br>ALL | <b>3</b> - 1                   | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| other           | 1409863162  | Multicontext: rsi message<br>retrieves inst_Base<br>address from RCS for<br>both contexts                                                                                                              | When dual context or dual queue (e.g. async<br>compute) is enabled, SW cannot rely on the RSI<br>message for getting the instruction base address<br>due to this bug. If needed, driver can pass the<br>instruction base address to the kernel as a kernel<br>argument                                                                                                                                                                                                         | <mark>sku</mark><br>ALL | 11 5- 1                        | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 18011246551 | Diagonal error<br>propagation for vertical<br>intra refresh on H264<br>VDEnc                                                                                                                           | The solution is to disable all prediction modes<br>that uses reference values from not refreshed<br>area. Those are modes 3,7 for 4x4 and modes 0,<br>2, 3, 4, 5, 7 for 8x8 (due to filtering). In the driver<br>code it looks like: AvcIntra4X4ModeMask = 0x88<br>AvcIntra8X8ModeMask = 0xBD                                                                                                                                                                                  | <mark>sku</mark><br>ALL | <b>stepping_impacted</b><br>a0 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 16010946120 | Media Compression :<br>counter overflow leads to<br>premature flush done<br>reporting - can result in<br>corruption due to dirty<br>cachelines not getting<br>evicted when high read<br>latency occurs | Issue: Media compression block can have a<br>counter overflow issue in certain long memory<br>latency scenarios that leads to premature flush<br>and some dirty cachelines don't get evicted.<br>Workaround: At the end of VDBox/VEBox batch<br>buffers which involve access to media<br>compressed buffers, SW must insert an extra<br>MI_FLUSH_DW command and specify an address<br>that is different from the compressed allocation<br>(can be compressed or uncompressed). | sku<br>ALL              | stepping_impacted<br>a0        | stepping_<br>fixed | wa_status<br>driver_permanent_wa |

| impact          | lineage     | title                                                                                                                                                                                                                                                                                                 | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                   |                         | S                       | ku_impact          |                                  |
|-----------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|--------------------|----------------------------------|
| data_corruption | 14011348488 | DAPRSS Clamping NaN<br>Inconsistently                                                                                                                                                                                                                                                                 | Errata: If Pre-Blend Source Only Clamp is enabled<br>and Clamp Range is set to<br>COLORCLAMP_UNORM, hardware will not clamp<br>FLOAT render targets to 0.                                                                                                                                                                                                                                                                                          | <mark>sku</mark><br>ALL | stepping_impacted<br>a0 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| other           | 1409364714  | RCS/POCS/CCS/BCS:<br>Reserved fields in<br>"Instdone" Registers are<br>tied to "0" instead of "1"                                                                                                                                                                                                     | Software must ignore the Reserved Fields in the INSTDONE register.                                                                                                                                                                                                                                                                                                                                                                                 | <mark>sku</mark><br>ALL |                         | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| other           | 1809012548  | MPEG2 & AVC Encode:<br>As part of encode<br>operation,<br>CONDITIONAL_BATCH_B<br>UFFER_END command<br>fetches Compare data<br>(related to Panic<br>mode/QP) and pushes to<br>hw engine for<br>subsequent frame; sends<br>wrong data if the<br>comparison data was in<br>upper 4 QWORD of<br>cacheline | Software must ensure the "Compare Address"<br>programmed in<br>MI_CONDITIONAL_BATCH_BUFFER_END<br>command for the Compare Data Qword in<br>memory is always within the first 256b of a<br>cacheline (i.e address bit[5] must be '0').<br>MI_STORE_REGISTER_MEM have the same<br>address condition for register image status mask<br>( 08b4 )and image status data(08b8) so that the<br>mem write is always within the first 256b of a<br>cacheline | sku<br>ALL              |                         | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| hang            | 14011403231 | Coarse Pixel Shading:<br>Hang can occur with CPS<br>Aware color pipe<br>optimization enabled:<br>CPQ sequence sent with<br>no state in case where<br>SubspanValid=true but<br>SubspanValid=false                                                                                                      | Disable CPS Aware color pipe by setting MMIO<br>register. 0x07304 Bit[9] to 1                                                                                                                                                                                                                                                                                                                                                                      | <mark>sku</mark><br>ALL |                         | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| hang,security   | 22010271021 | 3DState programming on<br>RCS while in<br>PIPELINE_SELECT=<br>GPGPU mode can cause<br>system hang due to<br>FFDOP clock gating                                                                                                                                                                        | Kernel driver should disable FF DOP clk gating<br>via masked write to 20EC[1] = 1.                                                                                                                                                                                                                                                                                                                                                                 | <mark>sku</mark><br>ALL | stepping_impacted<br>a0 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |

| impact          | lineage     | title                                                                                                                          | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                         | s                       | ku_impact          |                                  |
|-----------------|-------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|--------------------|----------------------------------|
| data_corruption | 22010614185 | Corruption may occur<br>with the surface formats<br>B5G5R5X1_UNORM and<br>B5G5R5X1_UNORM_SRG<br>B if Color Blend is<br>enabled | Errata: Corruption may occur with the surface<br>formats B5G5R5X1_UNORM and<br>B5G5R5X1_UNORM_SRGB if Color Blend is<br>enabled.                                                                                                                                                                                                                                                                                                                                                                                                   | <mark>sku</mark><br>ALL | stepping_impacted<br>a0 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| hang            | 1607666336  | Semaphore_signal with<br>post sync enable does<br>not send the correct<br>signal data                                          | Due to known HW issue, SW must not set "Post-<br>Sync Operation" field for<br>MI_SEMAPHORE_SIGNAL command                                                                                                                                                                                                                                                                                                                                                                                                                          | <mark>sku</mark><br>ALL | stepping_impacted       | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| hang            | 16011107343 | Hull Shader Control and<br>Header Fifo in TRG going<br>out of sync results in<br>hang                                          | Please insert 3D State HS before every 3D primitive that has HS enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                            | <mark>sku</mark><br>ALL | stepping_impacted       | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 14011466639 | PLANE_CC_VAL not<br>getting updated<br>immediately on async flip                                                               | Display async flips will not update the clear color<br>value at the right point. Limit use of display clear<br>color to sync flips.                                                                                                                                                                                                                                                                                                                                                                                                | <mark>sku</mark><br>ALL | stepping_impacted       | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
|                 | 14011508470 | Remove PM Req with<br>unblock/memup + fill<br>support SAGV<br>enhancement not<br>working as expected                           | Set register bits ( offset 0x46434) bits<br>24,25,26,27) to 1 at display initialization to revert<br>the RTL fix.                                                                                                                                                                                                                                                                                                                                                                                                                  | <mark>sku</mark><br>ALL | stepping_impacted<br>a0 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 22010554215 | Incorrect decoding of<br>DW67 in<br>MFX_PIPE_BUF_ADDR<br>state.                                                                | Slice size streamout buffer address should be<br>programmed as zero and disable Slice size<br>streamout feature (Slice Stats Streamout Enable<br>in MFX_AVC_IMG state to zero) till the HW bug is<br>fixed. SW has two methods of generating slice<br>size for the frame. Method 1: At the end of each<br>slice, read MFC Bitstream Byte Count register and<br>store in SLICE_SIZE_BUFFER, increment<br>SLICE_SIZE_BUFFER address by 4 bytes. Method<br>2: SW can parse the bitstream and determine<br>each individual slice size. | sku<br>ALL              | 11 5- 1                 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| hang            | 16011163337 | HW default value for<br>fusedEU timeout for<br>thread dispatch can hang                                                        | The GS Timer Bits [31:24] in the GangTimer<br>Register [MMIO: 0x6604] should be set to 0xE0<br>(224 decimal                                                                                                                                                                                                                                                                                                                                                                                                                        | <mark>sku</mark><br>ALL | stepping_impacted       | stepping_<br>fixed | wa_status<br>driver_permanent_wa |

| impact          | lineage     | title                                                                                                                                | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                       |                         | s                              | ku_impact          |                                  |
|-----------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------|--------------------|----------------------------------|
|                 |             | HS / DS                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                        |                         |                                |                    |                                  |
| hang            | 22010772959 | With pixel scoreboard<br>disabled, PSS is creating<br>an extra thread with no<br>slotquads loaded when it<br>sees an FC64 8x8 with a | Issue: When pixel scoreboard is disabled, PSS is<br>creating an extra thread with no slotquads<br>loaded when it sees an FC64 8x8 with a different<br>topology. This is causing a hang. WA: When<br>SIMD32 is enabled, do not disable pixel                                                                                                                            | <mark>sku</mark><br>ALL | <b>stepping_impacted</b><br>a0 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
|                 |             | different topology have<br>an overlapping X/Y with<br>two already committed<br>partial threads                                       | scoreboard. In other words, 3DSTATE_PS<br>Bitgroup5[21] = 0 when 3DSTATE_PS<br>Bitgroup5[2] = 1                                                                                                                                                                                                                                                                        |                         |                                |                    |                                  |
| hang            | 14011555645 | SVSM: Dual Context -<br>Invalidate hang                                                                                              | SW must ensure pipeline is IDLE prior HW or SW executing a state cache invalidation. There are                                                                                                                                                                                                                                                                         | sku                     | stepping_impacted              | stepping_<br>fixed | wa_status                        |
|                 |             |                                                                                                                                      | two possible cases SW or HW may cause this to happen: 1) Scheduler must ensure that CCS and                                                                                                                                                                                                                                                                            | ALL                     | a0                             |                    | driver_permanent_wa              |
|                 |             |                                                                                                                                      | invalidate the state cache while RCS is executing<br>and visa-versa. 2) SW must insert a<br>PIPE_CONTROL with CS stall prior to any<br>PIPE_CONTROL with "State Cache Invalidate<br>Enable" bit. Any PIPE_CONTROL with "State<br>Cache Invalidate Enable" bit set will do an<br>invalidation of the state cache prior to flushing<br>the pipe while sampler is active. |                         |                                |                    |                                  |
| performance     | 1608975824  | HDC issues an<br>uncacheable 'clear' color                                                                                           | No w/a is needed for functionality. For<br>performance w/a: KMD should set MOCS[0] as                                                                                                                                                                                                                                                                                  | sku                     | stepping_impacted              | stepping_<br>fixed | wa_status                        |
|                 |             | read when compression<br>is enabled, using<br>MOCS#0 instead of<br>MOCS#3                                                            | "L3 cacheable". Mocs[0] is usually reserved.                                                                                                                                                                                                                                                                                                                           | ALL                     | a0                             |                    | driver_permanent_wa              |
| data_corruption | 16010657660 | CS power context<br>save/restore doesn't<br>work properly for<br>0x20E4[2:1]                                                         | Driver must program register 20e4[2:1] - with<br>required preemption granularity along with the<br>corresponding mask bits as part of WABB during<br>every context restore.                                                                                                                                                                                            | <mark>sku</mark><br>ALL |                                | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| hang            | 14010919138 | Hang can occur on VS<br>UAV write when TE-DOP<br>clk gating is enabled                                                               | Set Tessellation DOP Gating Disable via bit [19] in<br>the ThreadMode Register [0x020A0]. eg:<br>0x020A0[19]=0x1                                                                                                                                                                                                                                                       | <mark>sku</mark><br>ALL | stepping_impacted              | stepping_<br>fixed | wa_status<br>driver_permanent_wa |

| impact          | lineage     | title                                                                                                                                   | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                         | S                              | ku_impact          |                                  |
|-----------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------|--------------------|----------------------------------|
| hang            | 2209620131  | HWM unit doesn't check<br>for ack response from<br>downstream unit<br>(backpressure) on tile<br>boundaries, results in<br>hang          | Real Tile Scale Decoder insert below commands<br>after every HCP_BSD_OBJECT: (Tile boundary)<br>MFX_WAIT (with MFX_Sync_Control_Flag=1)<br>VD_PIPELINE_FLUSH (with HEVC flush + VDcmd<br>flush + HEVC done=1)                                                                                                                                                                                                                                                                                                                                                                                                  | <mark>sku</mark><br>ALL | stepping_impacted<br>a0        | stepping_<br>fixed | wa_status driver_permanent_wa    |
| other           | 22010923548 | PSD is indicating the first<br>payload phase as null for<br>PSD_REG_P_BARY_PLANE<br>phase                                               | Corruption can exist in Fused SIMD16 threads if<br>R68-R71 is the first phase after R1. This scenario<br>might happen if experimenting with "remove BC"<br>kernel. Enable any phase from R3-R67 to prevent<br>the issue.                                                                                                                                                                                                                                                                                                                                                                                       | <mark>sku</mark><br>ALL | <b>stepping_impacted</b><br>b0 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 14011807268 | During Object-Level<br>preemption and an odd<br>number of objects VF<br>does not change the<br>Topology correctly in the<br>Ctx Restore | Multiple WAs are proposed for this issue. Details<br>of them are captured below in<br>"workaround_details section". For now, we are<br>continuing with following WA: Disable Mid-<br>Object Preemption for certain topologies. Set<br>0x2580[0] = 0 or 0x20ec[0]. It is derived from the<br>condition in RTL - object_preempt_en =<br>0x20e0[14] ? 0x2580[0] : 0x20ec[0]; - 1. TRISTRIP<br>(0x05) - 2. TRISTRIP_REVERSE (0x0c) - 3.<br>LINESTRIP (0x03) - 4. LINESTRIP_ADJ (0x0A) - 5.<br>LINELOOP (0x10) - 6. LINESTRIP_BF (0x11)                                                                             | sku<br>ALL              | stepping_impacted              | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 18011464164 | dx10_sdksamples_sc-<br>default-effect-pools-<br>msaa-2_win-skl_main -<br>triangular corruptions                                         | Set Tessellation DOP Gating Disable via bit [19] in<br>the ThreadMode Register [0x020A0]. eg:<br>0x020A0[19]=0x1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <mark>sku</mark><br>ALL | stepping_impacted              | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
|                 | 14010733141 | HCP + SFC reset doesn't<br>work correctly                                                                                               | This bug would affect the VDBOX-SFC reset<br>sequence. We need to VE-SFC forced lock to get<br>around this issue. Here are the steps 1Check<br>MFX-SFC usage 2. If (MFX-SFC usage is 1) { a.<br>Issue a MFX-SFC forced lock b. Wait for MFX-SFC<br>forced lock ack c. Check the MFX-SFC usage bit<br>d. If (MFX-SFC usage bit is 1) Reset VDBOX and<br>SFC else Reset VDBOX f. Release the force lock<br>MFX-SFC } 3. else (check HCP-SFC usage). 4.<br>if(HCP+SFC usage is 1) 1. Issue a VE-SFC forced<br>lock 2. Wait for SFC forced lock ack 3. Check the<br>VE-SFC usage bit 4. If (VE-SFC usage bit is 1) | sku<br>ALL              |                                | stepping_<br>fixed | wa_status<br>driver_permanent_wa |

| impact          | lineage     | title                                                                                                                                                                                                                  | bspec_wa_details                                                                                                                                                                                                       |                         | s                              | ku_impact          |                                  |
|-----------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------|--------------------|----------------------------------|
|                 |             |                                                                                                                                                                                                                        | Reset VDBOX else Reset VDBOX and SFC 5.<br>Release the force lock VE-SFC. else Reset VDBOX                                                                                                                             |                         |                                |                    |                                  |
| other           | 22010537631 | PSD RTL bug caught<br>through UVM:<br>disp_reg_addr going to X<br>(PSD_REG_ERR) instead<br>of R67 phase                                                                                                                | Corruption can exist in dual-simd8 threads if<br>R66-R71 is the first phase after R1. This scenario<br>might happen if experimenting with "remove BC"<br>kernel. Enable any phase from R3-R65 to prevent<br>the issue. | <mark>sku</mark><br>ALL | 11 3- 1                        | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| hang            | 16011478345 | SVG RTL doesn't correctly<br>handle Push Constant<br>buffer with length 0<br>when buffer address bit 5<br>is set; Results in render<br>hang                                                                            | When using Push Constant Buffers, anytime the<br>buffer length is 0x0, the address of the buffer<br>needs to be set to 0x0.                                                                                            | <mark>sku</mark><br>ALL | stepping_impacted              | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 22011054531 | Corruption on 3D engine<br>writes to media<br>compressible render<br>target due to incorrect<br>memory cycle type used<br>for read operations when<br>RHWO optimization is<br>enabled                                  | Issue: Checkerboard background on text input<br>and composition rendering across multiple apps<br>WA: 0x7010[14] needs to be set for all media<br>compressed render targets                                            | <mark>sku</mark><br>ALL | stepping_impacted<br>a0        | stepping_<br>fixed | driver_permanent_wa              |
| data_corruption | 22010493002 | Media compression:<br>Decode output writes<br>sometimes sends data as<br>uncompressed but<br>doesn't properly update<br>tile compression status to<br>match, resulting in<br>corruption when data is<br>consumed later | Compression Control Surface should be cleared<br>for destination buffers at the start of the batch<br>buffer for AVC/VC1/JPEG/MPEG2 codecs.                                                                            | sku<br>ALL              |                                | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 1508208842  | AV1 decode corruption<br>on due to non-<br>deterministic state on<br>exit from reset/power<br>gating                                                                                                                   | For every AV1 batch buffer, do a force reset/flush<br>on the AV1 pipeline prior to running an Inter<br>workload                                                                                                        | <mark>sku</mark><br>ALL | <b>stepping_impacted</b><br>b0 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| other           | 14010826681 | Driver writes to SVL register offsets                                                                                                                                                                                  | Disable FF DOP clk gating when accessing registers in SVL unit (range 0x7000-0x7FFC). This                                                                                                                             | sku                     | stepping_impacted              | stepping_<br>fixed | wa_status                        |

| impact          | lineage     | title                                                                                                                               | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                         | s                              | ku_impact          |                                  |
|-----------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------|--------------------|----------------------------------|
|                 |             | sometimes don't work<br>correctly due to FFDOP<br>clk gating                                                                        | could be done: A. EITHER on a per access basis -<br>save current 20EC[1] polarity, masked write<br>20EC[1]=1 to disable, write SVL register, masked<br>write to 20EC[1] to restore original polarity. B. OR<br>statically disable FFDOP clk gating all the time via<br>20EC[1]=1 or 9424[2]=0 from driver boot.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ALL                     | a0                             |                    | driver_permanent_wa              |
| hang            | 22011327657 | CSB data in hw status<br>page may be stale when<br>read out by SW (memory<br>ordering for CS write vs<br>engine interrupt delivery) | Issue:: HW ensures the write completion are in<br>place before generating the interrupt, however<br>because of latencies involved when SW is<br>processing a interrupt it might end up processing<br>the following CSB update in HWSP for which HW<br>has not yet generated the context switch<br>interrupt. The race between the write pointer<br>update and CSB update for a given context<br>switch itself shows up as the writes to memory<br>from a given client need not be ordered. This<br>issue might show up when fences were removed,<br>prior all these writes were fences and hence were<br>ordered. Workaround: SW on processing an CSB<br>interrupt requiring to process more than one CSB<br>entry, SW must introduce a delay of 30us<br>between CSB fetch and processing. OR SW must<br>process on chip CSB present in CS through<br>MMIO reads. | sku<br>ALL              | stepping_impacted<br>a0        | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| data_corruption | 22011217531 | Display underrun can<br>occur on cursor plane if<br>WM0 is used without<br>WM1                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <mark>sku</mark><br>ALL | stepping_impacted<br>a0        | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
| hang            | 22010594632 | Hang can occur at<br>context switch with<br>RCS+CCS concurrency<br>due to bug in const<br>cache invalidate @<br>context switch      | Disable Dual Queue(no async computes) and avoid RCS+CCS usage concurrently.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <mark>sku</mark><br>ALL | <b>stepping_impacted</b><br>a0 | stepping<br>_fixed | wa_status<br>driver_permanent_wa |
|                 | 16011227922 | Range based flush does<br>not support 48 bit<br>addressing                                                                          | Disable 48 bit addressing for all stepping and<br>limit addressing to 47 bits irrespective of dual<br>context enabled or not.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <mark>sku</mark><br>ALL | stepping_impacted              | stepping<br>fixed  | - wa_status driver_permanent_wa  |

| impact | lineage     | title                                                                                                                                                                             | bspec_wa_details                                                                                                                                                                                                                                                                                                                          |                         | 9                       | sku_impact         |                                  |
|--------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|--------------------|----------------------------------|
| hang   | 16011448509 | 3DSTATE_CONSTANT_AL<br>L command not<br>processed correctly in<br>certain cases                                                                                                   | W/A for the S/W is to use 3DSTATE_CONST<br>command for individual shader instead of<br>3DSTATE_CONST_ALL COMMAND.                                                                                                                                                                                                                         | <mark>sku</mark><br>ALL | 11 5- 1                 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
|        | 14010915987 | DPST IET data writes do<br>not trigger PSR exit due<br>to lack of write event<br>indication to DMUX                                                                               | Since the reason for image enhancement not<br>being applied is that the writes to the DPST<br>registers are not causing an exit from PSR. The<br>WA is to do a R/W to PAL_LGC_A_0: 0x4A000<br>after the Image Enhancement update. This will<br>trigger a PSR exit immediately. This register was<br>chosen because it is not DB buffered. | <mark>sku</mark><br>ALL | stepping_impacted<br>a0 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
| hang   | 22010465259 | Coarse Pixel Shading:<br>DAPRSS incorrectly<br>sending CPQ with No<br>Pixels Lit, can causing<br>hang/incorrect rendering<br>when CPS Aware color<br>pipe optimization<br>enabled | Disable CPS Aware color pipe by setting MMIO register. 0x07304 Bit[9] to 1                                                                                                                                                                                                                                                                | <mark>sku</mark><br>ALL | stepping_impacted<br>a0 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
|        | 22010493298 | HiZ corruption issue<br>related to RCZ/L3<br>interaction when data is<br>in clear state in CC                                                                                     | WA: Set (7018h) bit 14                                                                                                                                                                                                                                                                                                                    | <mark>sku</mark><br>ALL | stepping_impacted<br>a0 | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
|        | 22010931296 | Clock gating issue results<br>in rendering corruption                                                                                                                             | Set Tessellation DOP Gating Disable via bit [19] in<br>the ThreadMode Register [0x020A0]. eg:<br>0x020A0[19]=0x1                                                                                                                                                                                                                          | <mark>sku</mark><br>ALL |                         | stepping_<br>fixed | wa_status<br>driver_permanent_wa |
|        | 22010751166 | Underrun can occur in<br>certain cases when FBC is<br>enabled                                                                                                                     | For non-modulo 4 plane size(including plane size<br>+ yoffset), disable FBC when scanline is Vactive -<br>10                                                                                                                                                                                                                              | <mark>sku</mark><br>ALL |                         | stepping<br>_fixed | wa_status<br>driver_permanent_wa |